# Chapter 8 Design Elements (OAND2 to OXOR2)

This chapter describes design elements included in the Unified Libraries. The elements are organized in alphanumeric order with all numeric suffixes in ascending order.

Information on the specific architectures supported by each of the following libraries is contained under the Applicable Architectures section of the Unified Libraries Chapter.

- <u>XC3000 Library</u>
- XC4000E Library
- XC4000X Library
- XC5200 Library
- <u>XC9000 Library</u>
- Spartan Library
- SpartanXL Library
- Virtex Library
- **Note:** Wherever *XC4000* is mentioned, the information applies to all architectures supported by the XC4000E and XC4000X libraries.
- **Note:** Wherever *Spartans* or *Spartan series* is mentioned, the information applies to all architectures supported by the Spartan and SpartanXL libraries.

Schematics are included for each library if the implementation differs. Design elements with bused or multiple I/O pins (2-, 4-, 8-, 16-bit versions) typically include just one schematic — generally the 8-bit version. When only one schematic is included, implementation of the smaller and larger elements differs only in the number of sections. In cases where an 8-bit version is very large, an appropriate smaller element serves as the schematic example.

### OAND2 2-Input AND Gate with Invertible Inputs

| XC3000 | XC4000<br>E | XC4000<br>X | XC5200 | XC9000 | Spartan | Spartan<br>XL | Virtex |
|--------|-------------|-------------|--------|--------|---------|---------------|--------|
| N/A    | N/A         | Primitive   | N/A    | N/A    | N/A     | Primitive     | N/A    |



OAND2 is a 2-input AND gate that is implemented in the output multiplexer of the XC4000X IOB. The F pin is faster than I0. Input pins can be inverted even though there is no library component showing inverted inputs. The mapper will automatically bring any inverted input pins into the IOB.

### OBUF, 4, 8, 16 Single- and Multiple-Output Buffers

| Eleme<br>nt                            | XC300<br>0    | XC400<br>0E   | XC400<br>0X   | XC520<br>0    | XC900<br>0    | Sparta<br>n   | Spartan<br>XL | Virtex        |
|----------------------------------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
| OBUF                                   | Primiti<br>ve | Primiti<br>ve | Primiti<br>ve | Primiti<br>ve | Primiti<br>ve | Primiti<br>ve | Primitive     | Primiti<br>ve |
| OBUF<br>4,<br>OBUF<br>8,<br>OBUF<br>16 | Macro         |

OBUF



X3785

OBUF4



OBUF8



OBUF, OBUF4, OBUF8, and OBUF16 are single and multiple output buffers. An OBUF isolates the internal circuit and provides drive current for signals leaving a chip. OBUFs exist in input/output blocks (IOB). The output (O) of an OBUF is connected to an OPAD or an IOPAD.

For XC9000 CPLDs, if a high impedance (Z) signal from an on-chip 3-state buffer (like BUFE) is applied to the input of an OBUF, it is propagated to the CPLD device output pin.

For Virtex, refer to the <u>"OBUF\_selectIO"</u> section for information on OBUF variants with selectable I/O interfaces. The I/O interface standard used by OBUF, 4, 8, and 16 is LVTTL. Also, Virtex OBUF, 4, 8, and 16 have selectable drive and slew rates using the DRIVE and SLOW or FAST constraints. The defaults are DRIVE=12 mA and SLOW slew.

Figure 8-1OBUF8 Implementation XC3000, XC4000, XC5200, XC9000, Spartans, Virtex



X7654

### OBUF\_selectIO

#### Single Output Buffer with Selectable I/O Interface

| XC3000 | XC4000<br>E | XC4000<br>X | XC5200 | XC9000 | Spartan | Spartan<br>XL | Virtex    |
|--------|-------------|-------------|--------|--------|---------|---------------|-----------|
| N/A    | N/A         | N/A         | N/A    | N/A    | N/A     | N/A           | Primitive |



X3830

OBUF and its variants (listed below) are single output buffers whose I/O interface corresponds to a specific I/O

standard. The name extensions (LVCMOS2, PCI33\_3, PCI33\_5, etc.) specify the standard. The S, F, and 2, 4, 6, 8, 12, 16, 24 extensions specify the slew rate (SLOW or FAST) and the drive power (2, 4, 6, 8, 12, 16, 24 mA) for the LVTTL standard variants. For example, OBUF\_F\_12 is a single output buffer that uses the LVTTL I/O-signaling standard with a FAST slew and 12mA of drive power.

OBUF has selectable drive and slew rates using the DRIVE and SLOW or FAST constraints. The defaults are DRIVE=12 mA and SLOW slew.

An OBUF isolates the internal circuit and provides drive current for signals leaving a chip. OBUFs exist in input/output blocks (IOB). The output (O) of an OBUF is connected to an OPAD or an IOPAD.

The hardware implementation of the I/O standard requires that you follow a set of usage rules for the SelectI/O buffer components. Refer to the <u>"SelectI/O Usage Rules" section</u> under the IBUF\_*selectIO* section for information on using these components.

| Component    | I/O Standard | vcco |
|--------------|--------------|------|
| OBUF         | LVTTL        | 3.3  |
| OBUF_S_2     | LVTTL        | 3.3  |
| OBUF_S_4     | LVTTL        | 3.3  |
| OBUF_S_6     | LVTTL        | 3.3  |
| OBUF_S_8     | LVTTL        | 3.3  |
| OBUF_S_12    | LVTTL        | 3.3  |
| OBUF_S_16    | LVTTL        | 3.3  |
| OBUF_S_24    | LVTTL        | 3.3  |
| OBUF_F_2     | LVTTL        | 3.3  |
| OBUF_F_4     | LVTTL        | 3.3  |
| OBUF_F_6     | LVTTL        | 3.3  |
| OBUF_F_8     | LVTTL        | 3.3  |
| OBUF_F_12    | LVTTL        | 3.3  |
| OBUF_F_16    | LVTTL        | 3.3  |
| OBUF_F_24    | LVTTL        | 3.3  |
| OBUF_LVCMOS2 | LVCMOS2      | 2.5  |
| OBUF_PCI33_3 | PCI33_3      | 3.3  |
| OBUF_PCI33_5 | PCI33_5      | 3.3  |
| OBUF_PCI66_3 | PCI66_3      | 3.3  |
| OBUF_GTL     | GTL          | N/A  |

| OBUF_GTLP     | GTL+     | N/A |
|---------------|----------|-----|
| OBUF_HSTL_I   | HSTL_I   | 1.5 |
| OBUF_HSTL_III | HSTL_III | 1.5 |
| OBUF_HSTL_IV  | HSTL_IV  | 1.5 |
| OBUF_SSTL2_I  | SSTL2_I  | 2.5 |
| OBUF_SSTL2_II | SSTL2_II | 2.5 |
| OBUF_SSTL3_I  | SSTL3_I  | 3.3 |
| OBUF_SSTL3_II | SSTL3_II | 3.3 |
| OBUF_CTT      | CTT      | 3.3 |
| OBUF_AGP      | AGP      | 3.3 |

## OBUFE, 4, 8, 16

### 3-State Output Buffers with Active-High Output Enable

| Eleme<br>nt                               | XC300<br>0 | XC400<br>0E | XC400<br>0X | XC520<br>0 | XC900<br>0    | Sparta<br>n | Spartan<br>XL | Virtex |
|-------------------------------------------|------------|-------------|-------------|------------|---------------|-------------|---------------|--------|
| OBUF<br>E                                 | Macro      | Macro       | Macro       | Macro      | Primiti<br>ve | Macro       | Macro         | Macro  |
| OBUF<br>E4,<br>OBUF<br>E8,<br>OBUF<br>E16 | Масто      | Macro       | Macro       | Macro      | Macro         | Macro       | Macro         | Macro  |





OBUFE, OBUFE4, OBUFE8, and OBUFE16 are 3-state buffers with inputs I, I3 - I0, I7 - I0, and I15-I0, respectively; outputs O, O3 - O0, O7 - O0, and O15-O0, respectively; and active-High output enable (E). When E is High, data on the inputs of the buffers is transferred to the corresponding outputs. When E is Low, the output is High impedance (off or Z state). An OBUFE isolates the internal circuit and provides drive current for signals leaving a chip. An OBUFE output is connected to an OPAD or an IOPAD. An OBUFE input is connected to the internal circuit.

|   | Outputs          |
|---|------------------|
| I | 0                |
| Х | Z                |
| 1 | 1                |
| 0 | 0                |
|   | I<br>X<br>1<br>0 |



Figure 8-2OBUFE Implementation XC3000, XC4000, XC5200, Spartans, Virtex

Figure 8-3OBUFE8 Implementation XC3000, XC4000, XC5200, XC9000, Spartans, Virtex



### OBUFT, 4, 8, 16

## Single and Multiple 3-State Output Buffers with Active-Low Output Enable

| Eleme                                     | XC300   | XC400   | XC400   | XC520   | XC900   | Sparta  | Spartan   | Virtex  |
|-------------------------------------------|---------|---------|---------|---------|---------|---------|-----------|---------|
| nt                                        | 0       | 0E      | 0X      | 0       | 0       | n       | XL        |         |
| OBUF                                      | Primiti | Primiti | Primiti | Primiti | Primiti | Primiti | Primitive | Primiti |
| T                                         | ve      | ve      | ve      | ve      | ve      | ve      |           | ve      |
| OBUF<br>T4,<br>OBUF<br>T8,<br>OBUF<br>T16 | Macro     | Macro   |

#### OBUFT



X3805

9 - libguide



OBUFT, OBUFT4, OBUFT8, and OBUFT16 are single and multiple 3-state output buffers with inputs I, I3 - I0, I7 - I0, I15 - I0, outputs O, O3 - O0, O7 - O0, O15 - O0, and active-Low output enables (T). When T is Low, data on the inputs of the buffers is transferred to the corresponding outputs. When T is High, the output is high impedance (off or Z state). OBUFTs isolate the internal circuit and provide extra drive current for signals leaving a chip. An OBUFT output is connected to an OPAD or an IOPAD.

For Virtex, refer to the <u>"OBUFT\_selectIO"</u> section for information on OBUFT variants with selectable I/O interfaces. OBUFT, 4, 8, and 16 use the LVTTL standard. Also, Virtex OBUFT, 4, 8, and 16 have selectable drive and slew rates using the DRIVE and SLOW or FAST constraints. The defaults are DRIVE=12 mA and SLOW slew.

| Inputs |   | Outputs |   |
|--------|---|---------|---|
| т      | I | 0       |   |
| 1      | Х | Z       |   |
| 0      | 1 | 1       |   |
| 0      | 0 | 0       | _ |

Figure 8-4OBUFT8 Implementation XC3000, XC4000, XC5200, XC9000, Spartans, Virtex



#### OBUFT\_selectIO

## Single 3-State Output Buffer with Active-Low Output Enable and Selectable I/O Interface

| XC3000 | XC4000 | XC4000 | XC5200 | XC9000 | Spartan | Spartan | Virtex |
|--------|--------|--------|--------|--------|---------|---------|--------|
|        | E      | Х      |        |        |         | XL      |        |





#### X8720

OBUFT and its variants (listed below) are single 3-state output buffers with active-Low output Enable whose I/O interface corresponds to a specific I/O standard. The name extensions (LVCMOS2, PCI33\_3, PCI33\_5, etc.) specify the standard. The S, F, and 2, 4, 6, 8, 12, 16, 24 extensions specify the slew rate (SLOW or FAST) and the drive power (2, 4, 6, 8, 12, 16, 24 mA) for the LVTTL standard. For example, OBUFT\_S\_4 is a 3-state output buffer with active-low output enable that uses the LVTTL I/O signaling standard with a SLOW slew and 4mA of drive power.

OBUFT has selectable drive and slew rates using the DRIVE and FAST or SLOW constraints. The defaults are DRIVE=12 mA and SLOW slew.

When T is Low, data on the input of the buffer is transferred to the output. When T is High, the output is high impedance (off or Z state). OBUFTs isolate the internal circuit and provide extra drive current for signals leaving a chip. An OBUFT output is connected to an OPAD or an IOPAD.

The hardware implementation of the I/O standards requires that you follow a set of usage rules for the SelectI/O buffer components. Refer to the <u>"SelectI/O Usage Rules" section</u> under the IBUF\_*selectIO* section for information on using these components.

| Inputs |   | Outputs |
|--------|---|---------|
| т      | I | 0       |
| 1      | Х | Z       |
| 0      | 1 | 1       |
| 0      | 0 | 0       |

| Component | I/O Standard | vcco |
|-----------|--------------|------|
| OBUFT     | LVTTL        | 3.3  |
| OBUFT_S_2 | LVTTL        | 3.3  |
| OBUFT_S_4 | LVTTL        | 3.3  |
| OBUFT_S_6 | LVTTL        | 3.3  |
| OBUFT_S_8 | LVTTL        | 3.3  |

| OBUFT_S_12     | LVTTL    | 3.3 |
|----------------|----------|-----|
| OBUFT_S_16     | LVTTL    | 3.3 |
| OBUFT_S_24     | LVTTL    | 3.3 |
| OBUFT_F_2      | LVTTL    | 3.3 |
| OBUFT_F_4      | LVTTL    | 3.3 |
| OBUFT_F_6      | LVTTL    | 3.3 |
| OBUFT_F_8      | LVTTL    | 3.3 |
| OBUFT_F_12     | LVTTL    | 3.3 |
| OBUFT_F_16     | LVTTL    | 3.3 |
| OBUFT_F_24     | LVTTL    | 3.3 |
| OBUFT_LVCMOS2  | LVCMOS2  | 2.5 |
| OBUFT_PCI33_3  | PCI33_3  | 3.3 |
| OBUFT_PCI33_5  | PCI33_5  | 3.3 |
| OBUFT_PCI66_3  | PCI66_3  | 3.3 |
| OBUFT_GTL      | GTL      | N/A |
| OBUFT_GTLP     | GTL+     | N/A |
| OBUFT_HSTL_I   | HSTL_I   | 1.5 |
| OBUFT_HSTL_III | HSTL_III | 1.5 |
| OBUF_HSTL_IV   | HSTL_IV  | 1.5 |
| OBUFT_SSTL2_I  | SSTL2_I  | 2.5 |
| OBUFT_SSTL2_II | SSTL2_II | 2.5 |
| OBUFT_SSTL3_I  | SSTL3_I  | 3.3 |
| OBUFT_SSTL3_II | SSTL3_II | 3.3 |
| OBUFT_CTT      | CTT      | 3.3 |
| OBUFT_AGP      | AGP      | 3.3 |

## OFD, 4, 8, 16 Single- and Multiple-Output D Flip-Flops

Eleme XC300 XC400 XC400 XC520 XC900 Sparta Spartan Virtex

| nt                      | 0             | 0E    | 0X    | 0     | 0     | n     | XL    |       |
|-------------------------|---------------|-------|-------|-------|-------|-------|-------|-------|
| OFD                     | Primiti<br>ve | Macro |
| OFD4,<br>OFD8,<br>OFD16 | Macro         | Macro | Macro | Macro | Macro | Macro | Macro | Macro |





OFD, OFD4, OFD8, and OFD16 are single and multiple output D flip-flops except for XC5200 and XC9000. The flip-flops exist in an input/output block (IOB) for XC3000, XC4000, and Spartans. The outputs (for example, Q3 – Q0) are connected to OPADs or IOPADs. The data on the D inputs is loaded into the flip-flops during the Low-to-High clock (C) transition and appears on the Q outputs.

The flip-flops are asynchronously cleared with Low outputs when power is applied. For CPLDs, the power-on condition can be simulated by applying a High-level pulse on the PRLD global net. FPGAs simulate power-on when global reset (GR) or global set/reset (GSR) is active. GR for XC3000 is active-Low. GR for XC5200 and GSR (XC4000, Spartans, Virtex) default to active-High but can be inverted by adding an inverter in front of the GR/GSR input of the STARTUP or STARTUP\_VIRTEX symbol.

| Inputs                                |                              | Outputs               |  |
|---------------------------------------|------------------------------|-----------------------|--|
| D                                     | С                            | Q                     |  |
| D                                     | <b>↑</b>                     | dn                    |  |
| dn = state of reference<br>transition | enced input one setup time p | prior to active clock |  |





#### Figure 8-60FD Implementation XC5200, Virtex



Figure 8-70FD Implementation XC9000



Figure 8-80FD8 Implementation XC3000, XC4000, XC5200, Spartans, Virtex

Libraries Guide



17 - libguide

Figure 8-90FD8 Implementation XC9000



### OFD\_1 Output D Flip-Flop with Inverted Clock

| XC3000 | XC4000<br>E | XC4000<br>X | XC5200 | XC9000 | Spartan | Spartan<br>XL | Virtex |
|--------|-------------|-------------|--------|--------|---------|---------------|--------|
| Macro  | Macro       | Macro       | Macro  | N/A    | Macro   | Macro         | Macro  |



OFD\_1 is located in an input/output block (IOB) except for XC5200. The output (Q) of the D flip-flop is connected to an OPAD or an IOPAD. The data on the D input is loaded into the flip-flop during the High-to-Low clock (C) transition and appears on the Q output.

The flip-flop is asynchronously cleared, output Low, when power is applied. FPGAs simulate power-on when global reset (GR) or global set/reset (GSR) is active. GR for XC3000 is active-Low. GR for XC5200 and GSR (XC4000, Spartans, Virtex) default to active-High but can be inverted by adding an inverter in front of the GR/GSR input of the STARTUP or STARTUP\_VIRTEX symbol.

| Inputs                           |                            | Outputs             |   |
|----------------------------------|----------------------------|---------------------|---|
| D                                | С                          | Q                   |   |
| D                                | Ļ                          | d                   | — |
| d = state of referent transition | ced input one setup time p | ior to active clock | _ |

Figure 8-10OFD\_1 Implementation XC3000, XC4000, Spartans



Figure 8-110FD\_1 Implementation XC5200, Virtex



### OFDE, 4, 8, 16

#### D Flip-Flops with Active-High Enable Output Buffers

| Eleme<br>nt         | XC300<br>0 | XC400<br>0E | XC400<br>0X | XC520<br>0 | XC900<br>0 | Sparta<br>n | Spartan<br>XL | Virtex |
|---------------------|------------|-------------|-------------|------------|------------|-------------|---------------|--------|
| OFDE                | Macro      | Macro       | Macro       | Macro      | Macro      | Macro       | Macro         | Macro  |
| OFDE4<br>,<br>OFDE8 | Macro      | Macro       | Macro       | Macro      | Macro      | Macro       | Macro         | Macro  |
| ,<br>OFDE1<br>6     |            |             |             |            |            |             |               |        |





OFDE, OFDE4, OFDE8, and OFDE16 are single or multiple D flip-flops whose outputs are enabled by tristate buffers. The flip-flop data outputs (Q) are connected to the inputs of output buffers (OBUFE). The OBUFE outputs (O) are connected to OPADs or IOPADs. These flip-flops and buffers are contained in input/output blocks (IOB) for XC3000 and XC4000. The data on the data inputs (D) is loaded into the flip-flops during the Low-to-High clock (C) transition. When the active-High enable inputs (E) are High, the data on the flip-flop outputs (Q) appears on the O outputs. When E is Low, outputs are high impedance (Z state or Off).

The flip-flops are asynchronously cleared with Low outputs when power is applied. For CPLDs, the power-on condition can be simulated by applying a High-level pulse on the PRLD global net. FPGAs simulate power-on when global reset (GR) or global set/reset (GSR) is active. GR for XC3000 is active-Low. GR for XC5200 and GSR (XC4000, Spartans, Virtex) default to active-High but can be inverted by adding an inverter in front of the GR/GSR input of the STARTUP or STARTUP\_VIRTEX symbol.

| Inputs |   |   | Outputs    |   |
|--------|---|---|------------|---|
| E      | D | С | ο          |   |
| 0      | Х | Х | Z, not off | - |
| 1      | 1 | Ŷ | 1          | - |
| 1      | 0 | Ť | 0          | - |

Figure 8-12OFDE Implementation XC3000, XC4000, Spartans



Figure 8-130FDE Implementation XC5200, Virtex



Figure 8-14OFDE Implementation XC9000



X8044

Figure 8-15OFDE8 Implementation XC3000, XC4000, XC5200, XC9000, Spartans, Virtex



#### OFDE\_1 D Flip-Flop with Active-High Enable Output Buffer and Inverted Clock

| XC3000 | XC4000<br>E | XC4000<br>X | XC5200 | XC9000 | Spartan | Spartan<br>XL | Virtex |
|--------|-------------|-------------|--------|--------|---------|---------------|--------|
| Macro  | Macro       | Macro       | Macro  | N/A    | Macro   | Macro         | Macro  |



OFDE\_1 and its output buffer are located in an input/output block (IOB) except for XC5200. The data output of the flip-flop (Q) is connected to the input of an output buffer or OBUFE. The output of the OBUFE is connected to an OPAD or an IOPAD. The data on the data input (D) is loaded into the flip-flop on the High-to-Low clock (C) transition. When the active-High enable input (E) is High, the data on the flip-flop output (Q) appears on the O output. When E is Low, the output is high impedance (Z state or Off).

The flip-flop is asynchronously cleared with Low output when power is applied. FPGAs simulate power-on when global reset (GR) or global set/reset (GSR) is active. GR for XC3000 is active-Low. GR for XC5200 and GSR (XC4000, Spartans, Virtex) default to active-High but can be inverted by adding an inverter in front of the GR/GSR input of the STARTUP or STARTUP\_VIRTEX symbol.

| Inputs |   |              | Outputs |   |
|--------|---|--------------|---------|---|
| E      | D | С            | 0       |   |
| 0      | Х | Х            | Z       | — |
| 1      | 1 | $\downarrow$ | 1       | _ |
| 1      | 0 | $\downarrow$ | 0       | - |

Figure 8-16OFDE\_1 Implementation XC3000, XC4000, Spartans



#### OFDEI

## D Flip-Flop with Active-High Enable Output Buffer (Asynchronous Preset)

| XC3000 | XC4000<br>E | XC4000<br>X | XC5200 | XC9000 | Spartan | Spartan<br>XL | Virtex |
|--------|-------------|-------------|--------|--------|---------|---------------|--------|
| N/A    | Macro       | Macro       | N/A    | N/A    | Macro   | Macro         | N/A    |



OFDEI is a D flip-flop whose output is enabled by a 3-state buffer. The data output (Q) of the flip-flop is connected to the input of an output 3-state buffer or OBUFE. The output of the OBUFE (O) is connected to an OPAD or an IOPAD. These flip-flops and buffers are contained in input/output blocks (IOB). The data on the data input (D) is loaded into the flip-flop during the Low-to-High clock (C) transition. When the active-High enable input (E) is High, the data on the flip-flop output (Q) appears on the O output. When E is Low, the output is high impedance (Z state or off).

The flip-flop is asynchronously preset, output High, when power is applied. FPGAs simulate power-on when global set/reset (GSR) is active. GSR (XC4000, Spartans) default to active-High but can be inverted by adding an inverter in front of the GSR input of the STARTUP symbol.

| Inputs |   |   | Outputs |  |
|--------|---|---|---------|--|
| E      | D | С | 0       |  |
| 0      | Х | Х | Z       |  |
| 1      | 1 | Ť | 1       |  |
| 1      | 0 | Ť | 0       |  |

Figure 8-18OFDEI Implementation XC4000, Spartans



#### OFDEI\_1

## D Flip-Flop with Active-High Enable Output Buffer and Inverted Clock (Asynchronous Preset)

| XC3000     | XC4000<br>E | XC4000<br>X | XC5200 | XC9000 | Spartan | Spartan<br>XL | Virtex |
|------------|-------------|-------------|--------|--------|---------|---------------|--------|
| N/A        | Macro       | Macro       | N/A    | N/A    | Macro   | Macro         | N/A    |
| E          |             |             |        |        |         |               |        |
| ⊵          | OFDEI_1     | ┣┛          | -      |        |         |               |        |
| <u>c</u> d | •           | X4          | 383    |        |         |               |        |

OFDEI\_1 and its output buffer exist in an input/output block (IOB). The data output of the flip-flop (Q) is connected to the input of an output buffer or OBUFE. The output of the OBUFE is connected to an OPAD or an IOPAD. The data on the data input (D) is loaded into the flip-flop on the High-to-Low clock (C) transition. When the active-High enable input (E) is High, the data on the flip-flop output (Q) appears on the O output. When E is Low, the output is high impedance (Z state or off).

The flip-flop is asynchronously preset, output High, when power is applied. FPGAs simulate power-on when global

set/reset (GSR) is active. GSR (XC4000, Spartans) default to active-High but can be inverted by adding an inverter in front of the GSR input of the STARTUP symbol.

| Inputs | Outputs |              |   |  |
|--------|---------|--------------|---|--|
| E      | D       | С            | 0 |  |
| 0      | Х       | Х            | Z |  |
| 1      | 1       | $\downarrow$ | 1 |  |
| 1      | 0       | $\downarrow$ | 0 |  |

#### Figure 8-19OFDEI\_1 Implementation XC4000, Spartans



#### OFDEX, 4, 8, 16

## D Flip-Flops with Active-High Enable Output Buffers and Clock Enable

| XC3000 | XC4000<br>E | XC4000<br>X | XC5200 | XC9000 | Spartan | Spartan<br>XL | Virtex |
|--------|-------------|-------------|--------|--------|---------|---------------|--------|
| N/A    | Macro       | Macro       | N/A    | N/A    | Macro   | Macro         | N/A    |





OFDEX, OFDEX4, OFDEX8, and OFDEX16 are single or multiple D flip-flops whose outputs are enabled by tristate buffers. The flip-flop data outputs (Q) are connected to the inputs of output buffers (OBUFE). The OBUFE outputs (O) are connected to OPADs or IOPADs. These flip-flops and buffers are contained in input/output blocks (IOB). The data on the data inputs (D) is loaded into the flip-flops during the Low-to-High clock (C) transition. When the active-High enable inputs (E) are High, the data on the flip-flop outputs (Q) appears on the O outputs. When E is Low, outputs are high impedance (Z state or Off). When CE is Low and E is High, the outputs do not change.

The flip-flops are asynchronously cleared with Low outputs when power is applied. FPGAs simulate power-on when global set/reset (GSR) is active. GSR (XC4000, Spartans) default to active-High but can be inverted by adding an inverter in front of the GSR input of the STARTUP symbol.

| Inputs | Outputs |   |   |            |
|--------|---------|---|---|------------|
| CE     | E       | D | С | 0          |
| X      | 0       | Х | Х | Z, not off |
| 1      | 1       | 1 | 1 | 1          |
| 1      | 1       | 0 | 1 | 0          |
| 0      | 1       | Х | Х | No Chg     |

Figure 8-200FDEX Implementation XC4000, Spartans



#### Figure 8-210FDEX8 Implementation XC4000, Spartans



#### OFDEX\_1 D Flip-Flop with Active-High Enable Output Buffer, Inverted Clock, and Clock Enable

| XC3000 | XC4000<br>E | XC4000<br>X | XC5200 | XC9000 | Spartan | Spartan<br>XL | Virtex |
|--------|-------------|-------------|--------|--------|---------|---------------|--------|
| N/A    | Macro       | Macro       | N/A    | N/A    | Macro   | Macro         | N/A    |



OFDEX\_1 and its output buffer are located in an input/output block (IOB). The data output of the flip-flop (Q) is connected to the input of an output buffer or OBUFE. The output of the OBUFE is connected to an OPAD or an IOPAD. The data on the data input (D) is loaded into the flip-flop on the High-to-Low clock (C) transition. When the active-High enable input (E) is High, the data on the flip-flop output (Q) appears on the O output. When E is Low, the output is high impedance (Z state or Off). When CE is Low and E is High, the output does not change.

The flip-flop is asynchronously cleared with Low output when power is applied. FPGAs simulate power-on when global set/reset (GSR) is active. GSR (XC4000, Spartans) default to active-High but can be inverted by adding an inverter in front of the GSR input of the STARTUP symbol.

| Inputs | Outputs |   |              |        |
|--------|---------|---|--------------|--------|
| CE     | E       | D | С            | 0      |
| X      | 0       | Х | Х            | Z      |
| 1      | 1       | 1 | $\downarrow$ | 1      |
| 1      | 1       | 0 | $\downarrow$ | 0      |
| 0      | 1       | Х | Х            | No Chg |
|        |         |   |              |        |
#### Figure 8-22OFDEX\_1 Implementation XC4000, Spartans



## OFDEXI

# D Flip-Flop with Active-High Enable Output Buffer and Clock Enable (Asynchronous Preset)

| XC3000 | XC4000<br>E | XC4000<br>X | XC5200 | XC9000 | Spartan | Spartan<br>XL | Virtex |   |
|--------|-------------|-------------|--------|--------|---------|---------------|--------|---|
| N/A    | Macro       | Macro       | N/A    | N/A    | Macro   | Macro         | N/A    | _ |



OFDEXI is a D flip-flop whose output is enabled by a tristate buffer. The data output (Q) of the flip-flop is connected to the input of an output buffer or OBUFE. The output of the OBUFE (O) is connected to an OPAD or an IOPAD. These flip-flops and buffers are contained in input/output blocks (IOB). The data on the data input (D) is loaded into the flip-flop during the Low-to-High clock (C) transition. When the active-High enable input (E) is High, the data on the flip-flop output (Q) appears on the O output. When E is Low, the output is high impedance (Z state or Off). When CE is Low and E is High, the output does not change.

The flip-flop is asynchronously preset, output High, when power is applied. FPGAs simulate power-on when global set/reset (GSR) is active. GSR (XC4000, Spartans) default to active-High but can be inverted by adding an inverter in front of the GSR input of the STARTUP symbol.

| Inputs |   |   |   | Outputs |
|--------|---|---|---|---------|
| CE     | E | D | С | 0       |
| X      | 0 | Х | Х | Z       |
| 1      | 1 | 1 | 1 | 1       |
| 1      | 1 | 0 | 1 | 0       |
| 0      | 1 | Х | Х | No Chg  |

Figure 8-23OFDEXI Implementation XC4000, Spartans



## OFDEXI\_1

D Flip-Flop with Active-High Enable Output Buffer, Inverted Clock, and Clock Enable (Asynchronous Preset)

| XC3000 | XC4000<br>E | XC4000<br>X | XC5200 | XC9000 | Spartan | Spartan<br>XL | Virtex |
|--------|-------------|-------------|--------|--------|---------|---------------|--------|
| N/A    | Macro       | Macro       | N/A    | N/A    | Macro   | Macro         | N/A    |



OFDEXI\_1 and its output buffer are located in an input/output block (IOB). The data output of the flip-flop (Q) is connected to the input of an output buffer or OBUFE. The output of the OBUFE is connected to an OPAD or an IOPAD. The data on the data input (D) is loaded into the flip-flop on the High-to-Low clock (C) transition. When the active-High enable input (E) is High, the data on the flip-flop output (Q) appears on the O output. When E is Low, the output is high impedance (Z state or Off). When CE is Low and E is High, the output does not change.

The flip-flop is asynchronously preset, output High, when power is applied. FPGAs simulate power-on when global set/reset (GSR) is active. GSR (XC4000, Spartans) default to active-High but can be inverted by adding an inverter in front of the GSR input of the STARTUP symbol.

| Inputs |   |   |              | Outputs |
|--------|---|---|--------------|---------|
| CE     | Е | D | с            | 0       |
| X      | 0 | Х | Х            | Z       |
| 1      | 1 | 1 | $\downarrow$ | 1       |
| 1      | 1 | 0 | $\downarrow$ | 0       |
| 0      | 1 | Х | Х            | No Chg  |

Figure 8-24OFDEXI\_1 Implementation XC4000, Spartans



# OFDI Output D Flip-Flop (Asynchronous Preset)

| XC3000 | XC4000<br>E | XC4000<br>X | XC5200 | XC9000 | Spartan | Spartan<br>XL | Virtex |
|--------|-------------|-------------|--------|--------|---------|---------------|--------|
| N/A    | Macro       | Macro       | N/A    | N/A    | Macro   | Macro         | Macro  |



OFDI is contained in an input/output block (IOB). The output (Q) of the D flip-flop is connected to an OPAD or an IOPAD. The data on the D input is loaded into the flip-flop during the Low-to-High clock (C) transition and appears at the output (Q).

The flip-flop is asynchronously preset, output High, when power is applied. FPGAs simulate power-on when global set/reset (GSR) is active. GSR (XC4000, Spartans) default to active-High but can be inverted by adding an inverter in front of the GSR input of the STARTUP symbol.

| Inputs |   | Outputs |
|--------|---|---------|
| D      | С | Q       |



transition

#### Figure 8-25OFDI Implementation XC4000, Spartans



#### Figure 8-26OFDI Implementation Virtex



# OFDI\_1

## **Output D Flip-Flop with Inverted Clock (Asynchronous Preset)**

| XC3000 | XC4000<br>E | XC4000<br>X | XC5200 | XC9000 | Spartan | Spartan<br>XL | Virtex |
|--------|-------------|-------------|--------|--------|---------|---------------|--------|
| N/A    | Macro       | Macro       | N/A    | N/A    | Macro   | Macro         | Macro  |

![](_page_41_Figure_1.jpeg)

OFDI\_1 exists in an input/output block (IOB). The D flip-flop output (Q) is connected to an OPAD or an IOPAD. The data on the D input is loaded into the flip-flop during the High-to-Low clock (C) transition and appears on the Q output.

The flip-flop is asynchronously preset, output High, when power is applied. FPGAs simulate power-on when global set/reset (GSR) is active. GSR (XC4000, Spartans) default to active-High but can be inverted by adding an inverter in front of the GSR input of the STARTUP symbol.

| Inputs |              | Outputs |
|--------|--------------|---------|
| D      | С            | Q       |
| D      | $\downarrow$ | d       |

d = state of referenced input one setup time prior to the active clock transition

#### Figure 8-27OFDI\_1 Implementation XC4000, Spartans

![](_page_41_Figure_7.jpeg)

Figure 8-280FDI\_1 Implementation Virtex

![](_page_42_Figure_1.jpeg)

# OFDT, 4, 8, 16

Single and Multiple D Flip-Flops with Active-Low 3-State Output Enable Buffers

| Eleme<br>nt                            | XC300<br>0    | XC400<br>0E | XC400<br>0X | XC520<br>0 | XC900<br>0 | Sparta<br>n | Spartan<br>XL | Virtex |
|----------------------------------------|---------------|-------------|-------------|------------|------------|-------------|---------------|--------|
| OFDT                                   | Primiti<br>ve | Macro       | Macro       | Macro      | Macro      | Macro       | Macro         | Macro  |
| OFDT4<br>,<br>OFDT8<br>,<br>OFDT1<br>6 | Macro         | Macro       | Macro       | Macro      | Macro      | Macro       | Macro         | Macro  |

![](_page_42_Figure_5.jpeg)

![](_page_43_Figure_1.jpeg)

OFDT, OFDT4, OFDT8, and OFDT16 are single or multiple D flip-flops whose outputs are enabled by a tristate buffers. The data outputs (Q) of the flip-flops are connected to the inputs of output buffers (OBUFT). The outputs of the OBUFTs (O) are connected to OPADs or IOPADs. These flip-flops and buffers are located in input/output blocks (IOB) for XC3000 and XC4000. The data on the data inputs (D) is loaded into the flip-flops during the Low-to-High clock (C) transition. When the active-Low enable inputs (T) are Low, the data on the flip-flop outputs (Q) appears on the O outputs. When T is High, outputs are high impedance (Off).

The flip-flops are asynchronously cleared with Low outputs, when power is applied. For CPLDs, the power-on condition can be simulated by applying a High-level pulse on the PRLD global net. FPGAs simulate power-on when

global reset (GR) or global set/reset (GSR) is active. GR for XC3000 is active-Low. GR for XC5200 and GSR (XC4000, Spartans, Virtex) default to active-High but can be inverted by adding an inverter in front of the GR/GSR input of the STARTUP or STARTUP\_VIRTEX symbol.

| Inputs |   |   | Outputs |   |
|--------|---|---|---------|---|
| т      | D | С | 0       |   |
| 1      | Х | Х | Z       | = |
| 0      | D | 1 | d       | - |

d = state of referenced input one setup time prior to active clock transition

#### Figure 8-29OFDT Implementation XC4000, Spartans

![](_page_44_Figure_5.jpeg)

Figure 8-300FDT Implementation XC5200, Virtex

![](_page_45_Figure_1.jpeg)

Figure 8-310FDT Implementation XC9000

![](_page_45_Figure_3.jpeg)

X8043

Figure 8-32OFDT8 Implementation XC3000, XC4000, XC5200, XC9000, Spartans, Virtex

![](_page_46_Figure_1.jpeg)

# OFDT\_1 D Flip-Flop with Active-Low 3-State Output Buffer and Inverted Clock

| XC3000 | XC4000<br>E | XC4000<br>X | XC5200 | XC9000 | Spartan | Spartan<br>XL | Virtex |
|--------|-------------|-------------|--------|--------|---------|---------------|--------|
| Macro  | Macro       | Macro       | Macro  | N/A    | Macro   | Macro         | Macro  |

![](_page_47_Figure_3.jpeg)

OFDT\_1 and its output buffer are located in an input/output block (IOB). The flip-flop data output (Q) is connected to the input of an output buffer (OBUFT). The OBUFT output is connected to an OPAD or an IOPAD. The data on the data input (D) is loaded into the flip-flop on the High-to-Low clock (C) transition. When the active-Low enable input (T) is Low, the data on the flip-flop output (Q) appears on the O output. When T is High, the output is high impedance (Off).

The flip-flop is asynchronously cleared with Low output when power is applied. FPGAs simulate power-on when global reset (GR) or global set/reset (GSR) is active. GR for XC3000 is active-Low. GR for XC5200 and GSR (XC4000, Spartans, Virtex) default to active-High but can be inverted by adding an inverter in front of the GR/GSR input of the STARTUP or STARTUP\_VIRTEX symbol.

| laavte |   |              | Outpute |
|--------|---|--------------|---------|
| inputs |   |              | Outputs |
| т      | D | С            | 0       |
| 1      | Х | Х            | Z       |
| 0      | 1 | $\downarrow$ | 1       |
| 0      | 0 | $\downarrow$ | 0       |

Figure 8-33OFDT\_1 Implementation XC3000, XC4000, Spartans

![](_page_48_Figure_2.jpeg)

Figure 8-34OFDT\_1 Implementation XC5200, Virtex

![](_page_48_Figure_4.jpeg)

## OFDTI

D Flip-Flop with Active-Low 3-State Output Buffer (Asynchronous Preset)

| XC3000 | XC4000<br>E | XC4000<br>X | XC5200 | XC9000 | Spartan | Spartan<br>XL | Virtex |
|--------|-------------|-------------|--------|--------|---------|---------------|--------|
| N/A    | Macro       | Macro       | N/A    | N/A    | Macro   | Macro         | N/A    |

![](_page_49_Figure_1.jpeg)

OFDTI and its output buffer are contained in an input/output block (IOB). The data output of the flip-flop (Q) is connected to the input of an output buffer (OBUFT). The output of the OBUFT is connected to an OPAD or an IOPAD. The data on the data input (D) is loaded into the flip-flop on the Low-to-High clock (C) transition. When the active-Low enable input (T) is Low, the data on the flip-flop output (Q) appears on the output (O). When T is High, the output is high impedance (off).

The flip-flop is asynchronously preset, output High, when power is applied. FPGAs simulate power-on when global set/reset (GSR) is active. GSR (XC4000, Spartans) default to active-High but can be inverted by adding an inverter in front of the GSR input of the STARTUP symbol.

| Inputs |   |          | Outputs |   |
|--------|---|----------|---------|---|
| т      | D | С        | ο       | _ |
| 1      | Х | Х        | Z       | _ |
| 0      | 1 | Ť        | 1       | - |
| 0      | 0 | <b>↑</b> | 0       | _ |

#### Figure 8-35OFDTI Implementation XC4000, Spartans

![](_page_49_Figure_6.jpeg)

## OFDTI\_1 D Flip-Flop with Active-Low 3-State Output Buffer and Inverted Clock (Asynchronous Preset)

| XC3000 | XC4000<br>E | XC4000<br>X | XC5200 | XC9000 | Spartan | Spartan<br>XL | Virtex |
|--------|-------------|-------------|--------|--------|---------|---------------|--------|
| N/A    | Macro       | Macro       | N/A    | N/A    | Macro   | Macro         | N/A    |

![](_page_50_Figure_3.jpeg)

OFDTI\_1 and its output buffer are contained in an input/output block (IOB). The data output of the flip-flop (Q) is connected to the input of an output buffer (OBUFT). The OBUFT output is connected to an OPAD or an IOPAD. The data on the data input (D) is loaded into the flip-flop on the High-to-Low clock (C) transition. When the active-Low enable input (T) is Low, the data on the flip-flop output (Q) appears on the O output. When T is High, the output is high impedance (off).

The flip-flop is asynchronously preset, output High, when power is applied. FPGAs simulate power-on when global set/reset (GSR) is active. GSR (XC4000, Spartans) default to active-High but can be inverted by adding an inverter in front of the GSR input of the STARTUP symbol.

|   |                  | Outputs               |
|---|------------------|-----------------------|
| D | C                | 0                     |
| Х | Х                | Z                     |
| 1 | $\downarrow$     | 1                     |
| 0 | $\downarrow$     | 0                     |
|   | D<br>X<br>1<br>0 | D C   X X   1 ↓   0 ↓ |

Figure 8-36OFDTI\_1 Implementation XC4000, Spartans

![](_page_51_Figure_1.jpeg)

## OFDTX, 4, 8, 16

Single and Multiple D Flip-Flops with Active-Low 3-State Output Buffers and Clock Enable

| Eleme<br>nt                               | XC300<br>0 | XC400<br>0E   | XC400<br>0X   | XC520<br>0 | XC900<br>0 | Sparta<br>n   | Spartan<br>XL | Virtex |
|-------------------------------------------|------------|---------------|---------------|------------|------------|---------------|---------------|--------|
| OFDT<br>X                                 | N/A        | Primiti<br>ve | Primiti<br>ve | N/A        | N/A        | Primiti<br>ve | Primitive     | N/A    |
| OFDT<br>X4,<br>OFDT<br>X8,<br>OFDT<br>X16 | N/A        | Macro         | Macro         | N/A        | N/A        | Macro         | Macro         | N/A    |

![](_page_51_Figure_5.jpeg)

![](_page_51_Figure_6.jpeg)

![](_page_52_Figure_1.jpeg)

OFDTX, OFDTX4, OFDTX8, and OFDTX16 are single or multiple D flip-flops whose outputs are enabled by a tristate buffers. The data outputs (Q) of the flip-flops are connected to the inputs of output buffers (OBUFT). The outputs of the OBUFTs (O) are connected to OPADs or IOPADs. These flip-flops and buffers are located in input/output blocks (IOB) for XC4000E. The data on the data inputs (D) is loaded into the flip-flops during the Low-to-High clock (C) transition. When the active-Low enable inputs (T) are Low, the data on the flip-flop outputs (Q) appears on the O outputs. When T is High, outputs are high impedance (Off). When CE is Low and T is Low, the outputs do not change.

The flip-flops are asynchronously cleared with Low output when power is applied. FPGAs simulate power-on when global set/reset (GSR) is active. GSR (XC4000, Spartans) default to active-High but can be inverted by adding an inverter in front of the GSR input of the STARTUP symbol.

| Inputs | Outputs |   |   |        |
|--------|---------|---|---|--------|
| CE     | т       | D | С | Q      |
| X      | 1       | Х | Х | Z      |
| 1      | 0       | D | 1 | d      |
| 0      | 0       | Х | Х | No Chg |

d = state of referenced input one setup time prior to active clock transition

#### Figure 8-370FDTX8 Implementation XC4000, Spartans

![](_page_54_Figure_1.jpeg)

![](_page_54_Figure_2.jpeg)

### **Clock Enable**

| XC3000            | XC4000<br>E | XC4000<br>X | XC5200 | XC9000 | Spartan | Spartan<br>XL | Virtex |
|-------------------|-------------|-------------|--------|--------|---------|---------------|--------|
| N/A               | Macro       | Macro       | N/A    | N/A    | Macro   | Macro         | N/A    |
| T<br>D<br>CE<br>C | FDTX_1      | • >         |        |        |         |               |        |

X6006

OFDTX\_1 and its output buffer are located in an input/output block (IOB). The flip-flop data output (Q) is connected to the input of an output buffer (OBUFT). The OBUFT output is connected to an OPAD or an IOPAD. The data on the data input (D) is loaded into the flip-flop on the High-to-Low clock (C) transition. When the active-Low enable input (T) is Low, the data on the flip-flop output (Q) appears on the O output. When T is High, the output is high impedance (Off). When CE is High and T is Low, the outputs do not change.

The flip-flop is asynchronously cleared with Low output when power is applied. FPGAs simulate power-on when global set/reset (GSR) is active. GSR (XC4000, Spartans) default to active-High but can be inverted by adding an inverter in front of the GSR input of the STARTUP symbol.

| Inputs | Outputs |   |              |        |
|--------|---------|---|--------------|--------|
| CE     | т       | D | С            | Q      |
| X      | 1       | Х | Х            | Z      |
| 1      | 0       | 1 | $\downarrow$ | 0      |
| 1      | 0       | 0 | $\downarrow$ | 0      |
| 0      | 0       | Х | Х            | No Chg |

Figure 8-38OFDTX\_1 Implementation XC4000, Spartans

![](_page_56_Figure_1.jpeg)

## OFDTXI

# D Flip-Flop with Active-Low 3-State Output Buffer and Clock Enable (Asynchronous Preset)

| XC3000 | XC4000<br>E  | XC4000<br>X | XC5200 | XC9000 | Spartan   | Spartan<br>XL | Virtex |
|--------|--------------|-------------|--------|--------|-----------|---------------|--------|
| N/A    | Primitive    | Primitive   | N/A    | N/A    | Primitive | Primitive     | N/A    |
|        | )FDTXI<br>X6 |             |        |        |           |               |        |

OFDTXI and its output buffer are contained in an input/output block (IOB). The data output of the flip-flop (Q) is connected to the input of an output buffer (OBUFT). The output of the OBUFT is connected to an OPAD or an IOPAD. The data on the data input (D) is loaded into the flip-flop on the Low-to-High clock (C) transition. When the active-Low enable input (T) is Low, the data on the flip-flop output (Q) appears on the output (O). When T is High, the output is high impedance (Off). When CE is Low and T is Low, the output does not change.

The flip-flop is asynchronously preset with High output when power is applied. FPGAs simulate power-on when global set/reset (GSR) is active. GSR (XC4000, Spartans) default to active-High but can be inverted by adding an inverter in front of the GSR input of the STARTUP symbol.

| Inputs | Outputs |   |   |        |
|--------|---------|---|---|--------|
| CE     | т       | D | С | 0      |
| X      | 1       | Х | Х | Z      |
| 1      | 0       | 1 | 1 | 1      |
| 1      | 0       | 0 | 1 | 0      |
| 0      | 0       | Х | Х | No Chg |

## OFDTXI\_1

# D Flip-Flop with Active-Low 3-State Output Buffer, Inverted Clock, and Clock Enable (Asynchronous Preset)

| XC3000 | XC4000<br>E | XC4000<br>X | XC5200 | XC9000 | Spartan | Spartan<br>XL | Virtex |
|--------|-------------|-------------|--------|--------|---------|---------------|--------|
| N/A    | Macro       | Macro       | N/A    | N/A    | Macro   | Macro         | N/A    |

![](_page_57_Figure_5.jpeg)

OFDTXI\_1 and its output buffer are contained in an input/output block (IOB). The data output of the flip-flop (Q) is connected to the input of an output buffer (OBUFT). The OBUFT output is connected to an OPAD or an IOPAD. The data on the data input (D) is loaded into the flip-flop on the High-to-Low clock (C) transition. When the active-Low enable input (T) is Low, the data on the flip-flop output (Q) appears on the O output. When T is High, the output is high impedance (Off). When CE is Low and T is Low, the output does not change.

The flip-flop is asynchronously preset with High output when power is applied. FPGAs simulate power-on when global set/reset (GSR) is active. GSR (XC4000, Spartans) default to active-High but can be inverted by adding an inverter in front of the GSR input of the STARTUP symbol.

| Inputs | Outputs |   |              |        |
|--------|---------|---|--------------|--------|
| CE     | т       | D | С            | Q      |
| X      | 1       | Х | Х            | Z      |
| 1      | 0       | 1 | $\downarrow$ | 1      |
| 1      | 0       | 0 | $\downarrow$ | 0      |
| 0      | 0       | Х | Х            | No Chg |

Figure 8-39OFDTXI\_1 Implementation XC4000, Spartans

![](_page_58_Figure_3.jpeg)

# OFDX, 4, 8, 16

# Single- and Multiple-Output D Flip-Flops with Clock Enable

| Eleme<br>nt                            | XC300<br>0 | XC400<br>0E   | XC400<br>0X   | XC520<br>0 | XC900<br>0 | Sparta<br>n   | Spartan<br>XL | Virtex |
|----------------------------------------|------------|---------------|---------------|------------|------------|---------------|---------------|--------|
| OFDX                                   | N/A        | Primiti<br>ve | Primiti<br>ve | N/A        | N/A        | Primiti<br>ve | Primitive     | Macro  |
| OFDX<br>4,<br>OFDX<br>8,<br>OFDX<br>16 | N/A        | Macro         | Macro         | N/A        | N/A        | Macro         | Macro         | Macro  |

![](_page_59_Figure_1.jpeg)

OFDX, OFDX4, OFDX8, and OFDX16 are single and multiple output D flip-flops. The flip-flops are located in an input/output block (IOB) for XC4000E. The Q outputs are connected to OPADs or IOPADs. The data on the D inputs is loaded into the flip-flops during the Low-to-High clock (C) transition and appears on the Q outputs. When CE is Low, flip-flop outputs do not change.

The flip-flops are asynchronously cleared with Low outputs, when power is applied. FPGAs simulate power-on when

global set/reset (GSR) is active. GSR (XC4000, Spartans) default to active-High but can be inverted by adding an inverter in front of the GSR input of the STARTUP symbol.

|   |             | Outputs                             |
|---|-------------|-------------------------------------|
| D | С           | Q                                   |
| D | ↑           | dn                                  |
| Х | Х           | No Chg                              |
|   | D<br>D<br>X | D     C       D     ↑       X     X |

dn = state of referenced input one setup time prior to active clock transition

#### Figure 8-400FDX Implementation Virtex

![](_page_60_Figure_5.jpeg)

Figure 8-410FDX8 Implementation XC4000, Spartans, Virtex

![](_page_61_Figure_1.jpeg)

# OFDX\_1 Output D Flip-Flop with Inverted Clock and Clock Enable

| XC3000 | XC4000<br>E | XC4000<br>X | XC5200 | XC9000 | Spartan | Spartan<br>XL | Virtex |
|--------|-------------|-------------|--------|--------|---------|---------------|--------|
| N/A    | Macro       | Macro       | N/A    | N/A    | Macro   | Macro         | Macro  |

![](_page_62_Figure_3.jpeg)

X4992

OFDX\_1 is located in an input/output block (IOB). The output (Q) of the D flip-flop is connected to an OPAD or an IOPAD. The data on the D input is loaded into the flip-flop during the High-to-Low clock (C) transition and appears on the Q output. When the CE pin is Low, the output (Q) does not change.

The flip-flop is asynchronously cleared with Low output when power is applied. FPGAs simulate power-on when global set/reset (GSR) is active. GSR (XC4000, Spartans) default to active-High but can be inverted by adding an inverter in front of the GSR input of the STARTUP symbol.

| Inputs |   |   | Outputs |  |
|--------|---|---|---------|--|
| CE     | D | С | Q       |  |
| 1      | D | Ļ | d       |  |
| 0      | Х | Х | No Chg  |  |

transition

Figure 8-42OFDX\_1 Implementation XC4000, Spartans

![](_page_63_Figure_1.jpeg)

Figure 8-43OFDX\_1 Implementation Virtex

![](_page_63_Figure_3.jpeg)

# OFDXI

# **Output D Flip-Flop with Clock Enable (Asynchronous Preset)**

| XC3000 | XC4000<br>E | XC4000<br>X | XC5200 | XC9000 | Spartan   | Spartan<br>XL | Virtex |
|--------|-------------|-------------|--------|--------|-----------|---------------|--------|
| N/A    | Primitive   | Primitive   | N/A    | N/A    | Primitive | Primitive     | Macro  |

![](_page_64_Figure_1.jpeg)

OFDXI is contained in an input/output block (IOB). The output (Q) of the D flip-flop is connected to an OPAD or an IOPAD. The data on the D input is loaded into the flip-flop during the Low-to-High clock (C) transition and appears at the output (Q). When CE is Low, the output does not change.

The flip-flop is asynchronously preset with High output when power is applied. FPGAs simulate power-on when global set/reset (GSR) is active. GSR (XC4000, Spartans) default to active-High but can be inverted by adding an inverter in front of the GSR input of the STARTUP symbol.

| Inputs |   |   | Outputs |  |
|--------|---|---|---------|--|
| CE     | D | С | Q       |  |
| 1      | D | 1 | d       |  |
| 0      | Х | Х | No Chg  |  |

d = state of referenced input one setup time prior to active clock transition

#### Figure 8-44OFDXI Implementation Virtex

![](_page_64_Figure_7.jpeg)

### OFDXI\_1

# Output D Flip-Flop with Inverted Clock and Clock Enable (Asynchronous Preset)

| XC3000 | XC4000<br>E | XC4000<br>X | XC5200 | XC9000 | Spartan | Spartan<br>XL | Virtex |
|--------|-------------|-------------|--------|--------|---------|---------------|--------|
| N/A    | Macro       | Macro       | N/A    | N/A    | Macro   | Macro         | Macro  |

![](_page_65_Figure_3.jpeg)

OFDXI\_1 is located in an input/output block (IOB). The D flip-flop output (Q) is connected to an OPAD or an IOPAD. The data on the D input is loaded into the flip-flop during the High-to-Low clock (C) transition and appears on the Q output. When CE is Low, the output (Q) does not change.

The flip-flop is asynchronously preset with High output when power is applied. FPGAs simulate power-on when global set/reset (GSR) is active. GSR (XC4000, Spartans) default to active-High but can be inverted by adding an inverter in front of the GSR input of the STARTUP symbol.

| Inputs                          | Outputs               |                           |        |
|---------------------------------|-----------------------|---------------------------|--------|
| CE                              | D                     | С                         | Q      |
| 1                               | D                     | Ļ                         | d      |
| 0                               | Х                     | Х                         | No Chg |
| d = state of refe<br>transition | erenced input one set | up time prior to active o | lock   |

#### Figure 8-45OFDXI\_1 Implementation XC4000, Spartans

![](_page_66_Figure_1.jpeg)

Figure 8-46OFDXI\_1 Implementation Virtex

![](_page_66_Figure_3.jpeg)

# OMUX2 2-to-1 Multiplexer

| XC3000         | XC4000<br>E | XC4000<br>X | XC5200 | XC9000 | Spartan | Spartan<br>XL | Virtex |
|----------------|-------------|-------------|--------|--------|---------|---------------|--------|
| N/A            | N/A         | Primitive   | N/A    | N/A    | N/A     | Primitive     | N/A    |
| D0<br>D1<br>S0 | 4026        |             |        |        |         |               |        |

The OMUX2 multiplexer chooses one data bit from two sources (D1 or D0) under the control of the select input (S0). The output (O) reflects the state of the selected data input. When Low, S0 selects D0 and when High, S0 selects

| D1. |  |
|-----|--|
|-----|--|

| Inputs | Outputs |    |   |
|--------|---------|----|---|
| S0     | D1      | D0 | 0 |
| 1      | 1       | Х  | 1 |
| 1      | 0       | Х  | 0 |
| 0      | Х       | 1  | 1 |
| 0      | Х       | 0  | 0 |

## ONAND2

## 2-Input NAND Gate with Invertible Inputs

| XC3000 | XC4000<br>E | XC4000<br>X | XC5200 | XC9000 | Spartan | Spartan<br>XL | Virtex |
|--------|-------------|-------------|--------|--------|---------|---------------|--------|
| N/A    | N/A         | Primitive   | N/A    | N/A    | N/A     | Primitive     | N/A    |

![](_page_67_Picture_6.jpeg)

ONAND2 is a 2-input NAND gate that is implemented in the output multiplexer of the XC4000X IOB. The F pin is faster than I0. Input pins can be inverted even though there is no library component showing inverted inputs. The mapper will automatically bring any inverted input pins into the IOB.

# ONOR2

### 2-Input NOR Gate with Invertible Inputs

| XC3000 | XC4000<br>E | XC4000<br>X | XC5200 | XC9000 | Spartan | Spartan<br>XL | Virtex |
|--------|-------------|-------------|--------|--------|---------|---------------|--------|
| N/A    | N/A         | Primitive   | N/A    | N/A    | N/A     | Primitive     | N/A    |

![](_page_68_Figure_1.jpeg)

ONOR2 is a 2-input NOR gate that is implemented in the output multiplexer of the XC4000X IOB. The F pin is faster than I0. Input pins can be inverted even though there is no library component showing inverted inputs. The mapper will automatically bring any inverted input pins into the IOB.

# OOR2

### 2-Input OR Gate with Invertible Inputs

| XC3000 | XC4000<br>E | XC4000<br>X | XC5200 | XC9000 | Spartan | Spartan<br>XL | Virtex |
|--------|-------------|-------------|--------|--------|---------|---------------|--------|
| N/A    | N/A         | Primitive   | N/A    | N/A    | N/A     | Primitive     | N/A    |

![](_page_68_Figure_6.jpeg)

#### X8191

OOR2 is a 2-input OR gate that is implemented in the output multiplexer of the XC4000X IOB. The F pin is faster than I0. Input pins can be inverted even though there is no library component showing inverted inputs. The mapper will automatically bring any inverted input pins into the IOB.

# OPAD, 4, 8, 16

#### Single- and Multiple-Output Pads

| Eleme<br>nt                            | XC300<br>0    | XC400<br>0E   | XC400<br>0X   | XC520<br>0    | XC900<br>0    | Sparta<br>n   | Spartan<br>XL | Virtex        |
|----------------------------------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
| OPAD                                   | Primiti<br>ve | Primiti<br>ve | Primiti<br>ve | Primiti<br>ve | Primiti<br>ve | Primiti<br>ve | Primitive     | Primiti<br>ve |
| OPAD<br>4,<br>OPAD<br>8,<br>OPAD<br>16 | Macro         |

![](_page_69_Figure_1.jpeg)

OPAD, OPAD4, OPAD8, and OPAD16 are single and multiple output pads. An OPAD connects a device pin to an output signal of a PLD. It is internally connected to an input/output block (IOB), which is configured by the software as an OBUF, an OBUFE, an OFD, or an OFDT.

Refer to the appropriate CAE tool interface user guide for details on assigning pin location and identification.

#### Figure 8-47OPAD8 Implementation XC3000, XC4000, XC5200, XC9000, Spartans, Virtex

![](_page_70_Figure_1.jpeg)

![](_page_70_Figure_2.jpeg)

## OR2-9

## 2- to 9-Input OR Gates with Inverted and Non-Inverted Inputs

| Eleme<br>nt                                            | XC300<br>0    | XC400<br>0E   | XC400<br>0X   | XC520<br>0    | XC900<br>0    | Sparta<br>n   | Spartan<br>XL | Virtex        |
|--------------------------------------------------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
| OR2,<br>OR2B1<br>,<br>OR2B2<br>,<br>OR3,<br>OR3B1<br>, | Primiti<br>ve | Primiti<br>ve | Primiti<br>ve | Primiti<br>ve | Primiti<br>ve | Primiti<br>ve | Primitive     | Primiti<br>ve |
| ОК3В2<br>,                                             |               |               |               |               |               |               |               |               |

| OR3B3<br>,<br>OR4,<br>OR4B1<br>,<br>OR4B2<br>,                        |               |               |               |       |               |               |           |               |
|-----------------------------------------------------------------------|---------------|---------------|---------------|-------|---------------|---------------|-----------|---------------|
| OR4B3                                                                 |               |               |               |       |               |               |           |               |
| ,<br>OR4B4                                                            |               |               |               |       |               |               |           |               |
| OR5,<br>OR5B1<br>,<br>OR5B2<br>,<br>OR5B3<br>,<br>OR5B4<br>,<br>OR5B5 | Primiti<br>ve | Primiti<br>ve | Primiti<br>ve | Macro | Primiti<br>ve | Primiti<br>ve | Primitive | Primiti<br>ve |
| OR6,<br>OR7,<br>OR8,<br>OR9                                           | Macro         | Macro         | Macro         | Macro | Primiti<br>ve | Macro         | Macro     | Macro         |

Figure 8-48OR Gate Representations
Libraries Guide





#### Libraries Guide

The OR function is performed in the Configurable Logic Block (CLB) function generators for FPGAs. OR functions of up to five inputs are available in any combination of inverting and non-inverting inputs. OR functions of six to nine inputs are available with only non-inverting inputs. To invert some or all inputs, use external inverters. Since each input uses a CLB resource, replace functions with unused inputs with functions having the necessary number of inputs.

Refer to the <u>"OR12, 16"</u> section for information on additional OR functions for the XC5200 and Virtex.

#### Figure 8-49OR5 Implementation XC5200



#### Figure 8-50OR8 Implementation XC3000



X7864

#### Figure 8-51OR8 Implementation XC4000, XC5200, Spartans



Figure 8-52OR8 Implementation Virtex





RLOC=R0C0.S1

## OR12, 16 12- and 16-Input OR Gates with Non-Inverted Inputs

| XC3000  | XC4000<br>E | XC4000<br>X | XC5200 | XC9000 | Spartan | Spartan<br>XL | Virtex |
|---------|-------------|-------------|--------|--------|---------|---------------|--------|
| N/A     | N/A         | N/A         | Macro  | N/A    | N/A     | N/A           | Macro  |
| _       |             |             |        |        |         |               |        |
| -       |             |             |        |        |         |               |        |
|         |             |             |        |        |         |               |        |
|         |             |             |        |        |         |               |        |
|         | ≻           |             |        |        |         |               |        |
| _       | -           |             |        |        |         |               |        |
|         |             |             |        |        |         |               |        |
| -       |             |             |        |        |         |               |        |
| <br>0R1 | 2           |             |        |        |         |               |        |
| X       | -           |             |        |        |         |               |        |
|         |             |             |        |        |         |               |        |
|         |             |             |        |        |         |               |        |
|         |             |             |        |        |         |               |        |
|         |             |             |        |        |         |               |        |
|         |             |             |        |        |         |               |        |
|         | ≻           |             |        |        |         |               |        |
| _       |             |             |        |        |         |               |        |
|         |             |             |        |        |         |               |        |
| _       |             |             |        |        |         |               |        |
|         |             |             |        |        |         |               |        |
|         | _           |             |        |        |         |               |        |
| OR1     | 6           |             |        |        |         |               |        |
| X       | 3199        |             |        |        |         |               |        |

Refer to the <u>"OR2-9"</u> section for information on OR functions.

#### Figure 8-53OR16 Implementation XC5200



Figure 8-54OR16 Implementation Virtex



## OSC Crystal Oscillator Amplifier

| XC3000    | XC4000<br>E | XC4000<br>X | XC5200 | XC9000 | Spartan | Spartan<br>XL | Virtex |
|-----------|-------------|-------------|--------|--------|---------|---------------|--------|
| Primitive | N/A         | N/A         | N/A    | N/A    | N/A     | N/A           | N/A    |



The OSC element's clock signal frequency is derived from an external crystal-controlled oscillator. The OSC output can be connected to an ACLK buffer, which is connected to an internal clock net.

Two dedicated input pins (XTAL 1 and XTAL 2) on each FPGA device are internally connected to pads and input/output blocks that are connected to the OSC amplifier. The external components are connected as shown in the following example. Refer to *The Programmable Logic Data Book* for details on component selection and tolerances.

## OSC4 Internal 5-Frequency Clock-Signal Generator

| XC3000 | XC4000<br>E | XC4000<br>X | XC5200 | XC9000 | Spartan   | Spartan<br>XL | Virtex |
|--------|-------------|-------------|--------|--------|-----------|---------------|--------|
| N/A    | Primitive   | Primitive   | N/A    | N/A    | Primitive | Primitive     | N/A    |



X3912

OSC4 provides internal clock signals in applications where timing is not critical. The available frequencies are determined by FPGA device components, which are process dependent. Therefore, the available frequencies vary from device to device. Nominal frequencies are 8 MHz, 500 kHz, 16 kHz, 490 Hz, and 15 Hz. Although there are five

outputs, only three can be used at a time, with 8 MHz on one output and one frequency each on any two of the remaining four outputs. An error occurs if more than three outputs are used simultaneously.

## OSC5

### Internal Multiple-Frequency Clock-Signal Generator

| XC3000 | XC4000<br>E | XC4000<br>X | XC5200    | XC9000 | Spartan | Spartan<br>XL | Virtex |
|--------|-------------|-------------|-----------|--------|---------|---------------|--------|
| N/A    | N/A         | N/A         | Primitive | N/A    | N/A     | N/A           | N/A    |



X4971

OSC5 provides internal clock signals in applications where timing is not critical. The available frequencies are determined by FPGA device components that are process dependent. Therefore, the available frequencies vary from device to device. Use only one OSC5 per design. The OSC5 is not available if the CK\_DIV element is used.

The clock frequencies of the OSC1 and OSC2 outputs are determined by specifying the DIVIDE1\_BY= $n_1$  attribute for the OSC1 output and the DIVIDE2\_BY= $n_2$  attribute for the OSC2 output.  $n_1$  and  $n_2$  are integer numbers by which the internal 16-MHz clock is divided to produce the desired clock frequency. The available frequency options are shown in the table.

| n <sub>1</sub> | OSC1<br>Frequency | n <sub>2</sub> | OSC2<br>Frequency |
|----------------|-------------------|----------------|-------------------|
| 4              | 4 MHz             | 2              | 8 MHz             |
| 16             | 1 MHz             | 8              | 2 MHz             |
| 64             | 250 kHz           | 32             | 500 kHz           |
| 256            | 63 kHz            | 128            | 125 kHz           |
|                |                   | 1,024          | 16 kHz            |

| <br>4,096 | 4 kHz  |
|-----------|--------|
| 16,384    | 1 kHz  |
| 65,536    | 244 Hz |

### OSC52

### Internal Multiple-Frequency Clock-Signal Generator

| XC3000 | XC4000<br>E | XC4000<br>X | XC5200    | XC9000 | Spartan | Spartan<br>XL | Virtex |
|--------|-------------|-------------|-----------|--------|---------|---------------|--------|
| N/A    | N/A         | N/A         | Primitive | N/A    | N/A     | N/A           | N/A    |



OSC52 provides internal clock signals in applications where timing is not critical. The available frequencies are determined by FPGA device components, which are process independent. Therefore, the available frequencies vary from device to device. Only one OSC52 may be used per design.

The oscillator frequencies of the OSC1 and OSC2 outputs are determined by specifying theDIVIDE1\_BY= $n_1$  attribute for the OSC1 output and DIVIDE2\_BY= $n_2$  attribute for the OSC2 output.  $n_1$  and  $n_2$  are integer numbers by which internal 16-MHz clock is divided to produce the desired clock frequency. The available frequency options appear in the table that follows.

| n <sub>1</sub> | OSC1<br>Frequency | n <sub>2</sub> | OSC2<br>Frequency |
|----------------|-------------------|----------------|-------------------|
| 4              | 4 MHz             | 2              | 8 MHz             |
| 16             | 1 MHz             | 8              | 2 MHz             |
| 64             | 250 kHz           | 32             | 500 kHz           |
| 256            | 63 kHz            | 128            | 125 kHz           |
|                |                   | 1,024          | 16 kHz            |

| 4,096  | 4 kHz  |
|--------|--------|
| 16,384 | 1 kHz  |
| 65,536 | 244 Hz |

### OXNOR2

### 2-Input Exclusive-NOR Gate with Invertible Inputs

| XC3000 | XC4000<br>E | XC4000<br>X | XC5200 | XC9000 | Spartan | Spartan<br>XL | Virtex |
|--------|-------------|-------------|--------|--------|---------|---------------|--------|
| N/A    | N/A         | Primitive   | N/A    | N/A    | N/A     | Primitive     | N/A    |

OXNOR2 is a 2-input exclusive NOR gate that is implemented in the output multiplexer of the XC4000X and SpartanXL IOB. The F pin is faster than I0. Input pins can be inverted even though there is no library component showing inverted inputs. The mapper will automatically bring any inverted input pins into the IOB.

# OXOR2

### 2-Input Exclusive-OR Gate with Invertible Inputs

| XC3000 | XC4000<br>E | XC4000<br>X | XC5200 | XC9000 | Spartan | Spartan<br>XL | Virtex |
|--------|-------------|-------------|--------|--------|---------|---------------|--------|
| N/A    | N/A         | Primitive   | N/A    | N/A    | N/A     | Primitive     | N/A    |

Libraries Guide



#### X6964

OXOR2 is a 2-input exclusive OR gate that is implemented in the output multiplexer of the XC4000X IOB. The F pin is faster than I0. Input pins can be inverted even though there is no library component showing inverted inputs. The mapper will automatically bring any inverted input pins into the IOB.